5:19
video length is 5:19.
generating dpi-凯发k8网页登录
verification engineers often have to manually recreate many of the matlab® models used during system algorithm design. hdl verifier™ can generate c models wrapped in a systemverilog direct programming interface (dpi) for use in cadence®, mentor graphics®, or synopsys® simulators. reusing the system algorithm models can save weeks of manual writing and debugging, and these models easily accommodate changes to the specification. this demo shows an fft checker and waveform generator exported as systemverilog dpi-c models and used in a universal verification methodology (uvm) simulation.
featured product
hdl verifier
您也可以从以下列表中选择网站:
如何获得最佳网站性能
选择中国网站(中文或英文)以获得最佳网站性能。其他 mathworks 国家/地区网站并未针对您所在位置的访问进行优化。
美洲
- (español)
- (english)
- (english)
欧洲
- (english)
- (english)
- (deutsch)
- (español)
- (english)
- (français)
- (english)
- (italiano)
- (english)
- (english)
- (english)
- (deutsch)
- (english)
- (english)
- switzerland
- (english)
亚太
- (english)
- (english)
- (english)
- 中国
- (日本語)
- (한국어)